JEDEC JESD235D

JEDEC JESD235D

Click here to purchase
The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface is divided into independent channels. Each channel is completely independent of one another. Channels are not necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achieve high-speed, low-power operation. The HBM DRAM uses differential clock CK_t/CK_c. Commands are registered at the rising edge of CK_t, CK_c. Each channel interface maintains a 128b data bus operating at DDR data rates. Also available for designer ease of use is HBM Ballout Spreadsheet (Note this version is the latest version for use with JESD235D). Committee item 1797.99L.

Product Details

Published:
02/01/2021
Number of Pages:
213
File Size:
1 file , 4.6 MB

You may also like

ICC NYC-BC-2022

ICC NYC-BC-2022

2022 New York City Building Codestandard by International Code Council, 2022

JEDEC JESD209-5C

JEDEC JESD209-5C

Low Power Double Data Rate (LPDDR) 5/5Xstandard by JEDEC Solid State Technology Association, 06/01/2023

ICC IMC-2021 Commentary

ICC IMC-2021 Commentary

2021 International Mechanical Code and CommentaryInterpretation / Commentary by International Code Council, 09/01/2021

ICC 400-2022

ICC 400-2022

Standard on the Design and Construction of Log Structuresstandard by International Code Council, 09/14/2021

Back to Top