JEDEC JESD235B

JEDEC JESD235B

Click here to purchase
The HBM DRAM is tightly coupled to the host compute die with a distributed interface. The interface isdivided into independent channels. Each channel is completely independent of one another. Channels arenot necessarily synchronous to each other. The HBM DRAM uses a wide-interface architecture to achievehigh-speed, low power operation. Each channel interface maintains a 128 bit data bus operating at doubledata rate (DDR).

Product Details

Published:
11/01/2018
Number of Pages:
207
File Size:
1 file , 4 MB

You may also like

JEDEC JEP128

JEDEC JEP128

GUIDE FOR STANDARD PROBE PAD SIZES AND LAYOUTS FOR WAFER LEVEL ELECTRICAL TESTINGstandard by JEDEC Solid State Technology Association, 11/01/1996

JEDEC JEP122H

JEDEC JEP122H

Failure Mechanisms and Models for Semiconductor Devicesstandard by JEDEC Solid State Technology Association, 09/01/2016

JEDEC JEB 5-A (R1984)

JEDEC JEB 5-A (R1984)

METHODS OF MEASUREMENT FOR SEMICONDUCTOR LOGIC GATING MICROCIRCUITSstandard by JEDEC Solid State Technology Association, 01/01/1970

JEDEC JEP114.01

JEDEC JEP114.01

GUIDELINES FOR PARTICLE IMPACT NOISE DETECTION (PIND) TESTING, OPERATOR TRAINING, AND CERTIFICATIONstandard by JEDEC Solid State Technology Association, 10/01/2007

Back to Top